Paper Title :CVDR Algorithm For Asynchronous Network on Chip Design
Author :Rabab Ezz-Eldin, Magdy A. El-Moursy, Hesham F. A. Hame
Article Citation :Rabab Ezz-Eldin ,Magdy A. El-Moursy ,Hesham F. A. Hame ,
(2016 ) " CVDR Algorithm For Asynchronous Network on Chip Design " ,
International Journal of Advance Computational Engineering and Networking (IJACEN) ,
pp. 25-31,
Volume-4, Issue-10
Abstract : To elucidate the influence of process variation on Network on Chip (NoC) design, all of router, interconnect and
routing algorithm are implemented as key elements in 2D-Mesh topology. The delay variation is the main motivation to
crumble the performance of routing algorithms with technology scales down. To avert the influence of process variation and
congestion for asynchronous NoC design, a novel routing algorithm is presented. Congestion and process Variation Delay
aware Routing (CVDR) algorithm is proposed as adaptive approach. At various traffic patterns, the improvement of CVDR
algorithm as compared to different routing algorithms under process variation conditions is measured. CVDR algorithm
performs better significantly than different routing algorithms, even under the presence of a process variation.
Keywords- NoC; Asynchronous; Router; Interconnect; Process Variation; Routing Algorithms.
Type : Research paper
Published : Volume-4, Issue-10
DOIONLINE NO - IJACEN-IRAJ-DOIONLINE-5924
View Here
Copyright: © Institute of Research and Journals
|
 |
| |
 |
PDF |
| |
Viewed - 57 |
| |
Published on 2016-11-07 |
|